#### **Review: Direct-mapped caches**

- □ If the cache contains 2<sup>k</sup> bytes, then the k least significant bits (LSBs) are used as the index.
  - data from address i would be stored in block i mod 2<sup>k</sup>.
- □ For example, data from memory address 11 maps to cache block 3 on the right, since 11 mod 4 = 3 and since the lowest two bits of 1011 are 11.



## **Review: Tags & Valid bits**

- □ To find data stored in the cache, we need to add tags to distinguish between different memory locations that map to the same cache block.
- We include a single valid bit per block to distinguish full and empty blocks.



#### Review: How big is the cache?

For a byte-addressable machine with 16-bit addresses with a cache with the following characteristics:

- □ It is direct-mapped (as discussed last time)
- Each block holds one byte
- The cache index is the four least significant bits

#### Two questions:

How many blocks does the cache hold?

```
4-bit index -> 2^4 = 16 blocks
```

□ How many bits of storage are required to build the cache (e.g., for the data array, tags, etc.)?

```
tag size = 12 bits (16 bit address - 4 bit index)
(12 tag bits + 1 valid bit + 8 data bits) x 16 blocks = 21 bits x 16 = 336 bits
```

#### Performance example

□ Assume the cache hit ratio is 97% and the hit time is one cycle, but the miss penalty is 20 cycles.

```
AMAT= Hit time + (Miss rate x Miss penalty)
= 1 cycle + (3% x 20 cycles)
= 1.6 cycles
```

- ☐ If the cache was perfect and never missed, the AMAT would be one cycle. But even with just a 3% miss rate, the AMAT here increases 1.6 times!
- How can we reduce miss rate?

## **Spatial locality**

■ What we can do is make the cache block size larger than one byte.

- □ Here we use twobyte blocks, so we can load the cache with two bytes at a time.
- ☐ If we read from address 12, the data in addresses 12 and 13 would both be copied to cache block 2.



#### **Block addresses**

- Now how can we figure out where data should be placed in the cache?
- ☐ It's time for block addresses! If the cache block size is  $2^n$  bytes, we can conceptually split the main memory into  $2^n$ -byte chunks too.
- □ To determine the block address of a byte address i, you can do the integer division

 $i/2^n$ 

- ☐ Our example has two-byte cache blocks, so we can think of a 16-byte main memory as an "8-block" main memory instead.
- □ For instance, memory addresses 12 and 13 both correspond to block address 6, since 12 / 2 = 6 and 13 / 2 = 6.



#### **Cache mapping**

- Once you know the block address, you can map it to the cache as before: find the remainder when the block address is divided by the number of cache blocks.
- In our example, memory block 6
   belongs in cache block 2, since 6 mod 4 = 2.
- ☐ This corresponds to placing data from memory byte addresses 12 and 13 into cache block 2.



#### Data placement within a block

- When we access one byte of data in memory, we'll copy its entire block into the cache, to hopefully take advantage of spatial locality.
- □ In our example, if a program reads from byte address 12 we'll load all of memory block 6 (both addresses 12 and 13) into cache block 2.
- Note byte address 13 corresponds to the *same* memory block address!
   So a read from address 13 will also cause memory block 6 (addresses 12 and 13) to be loaded into cache block 2.
- □ To make things simpler, byte *i* of a memory block is always stored in byte *i* of the corresponding cache block.



## Locating data in the cache

- $\square$  Let's say we have a cache with  $2^k$  blocks, each containing  $2^n$  bytes.
- We can determine where a byte of data belongs in this cache by looking at its address in main memory.
  - k bits of the address will select one of the  $2^k$  cache blocks.
  - The lowest n bits are now a block offset that decides which of the 2<sup>n</sup> bytes in the cache block will store the data.



Our example used a 2²-block cache with 2¹ bytes per block. Thus, memory address 13 (1101) would be stored in byte 1 of cache block 2.



# A picture



#### An exercise



## **Using arithmetic**

☐ An equivalent way to find the right location within the cache is to use arithmetic again.



- We can find the index in two steps, as outlined earlier.
  - Do integer division of the address by  $2^n$  to find the block address.
  - Then  $\underline{mod}$  the block address with  $2^k$  to find the index.
- $\Box$  The block offset is just the memory address mod  $2^n$ .
- ☐ For example, we can find address 13 in a 4-block, 2-byte per block cache.
  - The block address is 13 / 2 = 6, so the index is then  $6 \mod 4 = 2$ .
  - The block offset would be 13 mod 2 = 1.

#### A diagram of a larger example cache

☐ Here is a cache with 1,024 2 bits Address (32 bits) blocks of 4 bytes each, and 32-bit memory addresses. Index Valid Tag Data 1022 1023 Tag Mux Data Hit

#### A larger example cache mapping

- Where would the byte from memory address 6146 be stored in this direct-mapped 2<sup>10</sup>-block cache with 2<sup>2</sup>-byte blocks?
- ☐ We can determine this with the binary force.
  - 6146 in binary is 00...01 1000 0000 00 10.
  - The lowest 2 bits, 10, mean this is the second byte in its block.
  - The next 10 bits, 1000000000, are the block number itself (512).
- Equivalently, you could use your arithmetic instead.
  - The block offset is 6146 mod 4, which equals 2.
  - The block address is 6146/4 = 1536, so the index is 1536 mod
     1024, or 512.

#### A larger diagram of a larger example cache mapping



## What goes in the rest of that cache block?

□ The other three bytes of that cache block come from the same memory block, whose addresses must all have the same index (100000000) and the same tag (00....01).



#### The rest of that cache block

- ☐ Again, byte *i* of a memory block is stored into byte *i* of the corresponding cache block.
  - In our example, memory block 1536 consists of byte addresses 6144 to 6147. So bytes 0-3 of the cache block would contain data from address 6144, 6145, 6146 and 6147 respectively.
  - You can also look at the lowest 2 bits of the memory address to find the block offsets.

| <b>Block offset</b> | Memory address                  | Decimal |
|---------------------|---------------------------------|---------|
| 00                  | 0001 1000000000 00              | 6144    |
| 01                  | 0001 1000000000 <mark>01</mark> | 6145    |
| 10                  | 0001 1000000000 10              | 6146    |
| 11                  | 0001 1000000000 11              | 6147    |

| Index | Valid | Tag | Data |  |  |  |  |
|-------|-------|-----|------|--|--|--|--|
|       |       |     |      |  |  |  |  |
| 512   |       |     |      |  |  |  |  |
|       |       |     |      |  |  |  |  |

#### Disadvantage of direct mapping

☐ The direct-mapped cache is easy: indices and offsets can be computed with bit operators or simple arithmetic, because each memory address belongs in exactly one block.

□ But, what happens if a program uses addresses2, 6, 2, 6, 2, ...?



#### Disadvantage of direct mapping

☐ The direct-mapped cache is easy: indices and offsets can be computed with bit operators or simple arithmetic, because each memory address belongs in exactly one block.
Memory

□ However, this isn't really flexible. If a program uses addresses 2, 6, 2, 6, 2, ..., then each access will result

in a cache miss and a load

☐ This cache has four blocks, but direct mapping might not let us use all of them.

into cache block 2.

☐ This can result in more misses than we might like.



## **Set associativity**

- An intermediate possibility is a set-associative cache.
  - The cache is divided into groups of blocks, called sets.
  - Each memory address maps to exactly one set in the cache, but data may be placed in any block within that set.
- ☐ If each set has x blocks, the cache is an x-way associative cache.
- ☐ Here are several possible organizations of an eight-block cache.

1-way associativity 8 sets, 1 block each

2-way associativity 4 sets, 2 blocks each



4-way associativity 2 sets, 4 blocks each



#### 2-way set associative cache implementation



## Locating a set associative block

- We can determine where a memory address belongs in an associative cache in a similar way as before.
- □ If a cache has  $2^s$  sets and each block has  $2^n$  bytes, the memory address can be partitioned as follows.



Our arithmetic computations now compute a set index, to select a set within the cache instead of an individual block.

Block Offset = Memory Address mod  $2^n$ 

Block Address = Memory Address /  $2^n$ 

Set Index = Block Address mod 2<sup>s</sup>

## Set associative caches are a general idea

- By now you may have noticed the 1-way set associative cache is the same as a direct-mapped cache.
- □ Similarly, if a cache has  $2^k$  blocks, a  $2^k$ -way set associative cache would be the same as a fully-associative cache.



#### **Example placement in set-associative caches**

- Where would data from memory byte address 6195 be placed, assuming the eight-block cache designs below, with 16 bytes per block?
- □ 6195 in binary is 00...0110000 011 0011.
- Each block has 16 bytes, so the lowest 4 bits are the block offset.
- ☐ For the 1-way cache, the next three bits (011) are the set index. For the 2-way cache, the next two bits (11) are the set index. For the 4-way cache, the next one bit (1) is the set index.
- ☐ The data may go in *any* block, shown in green, within the correct set.

1-way associativity 8 sets, 1 block each

2-way associativity 4 sets, 2 blocks each



4-way associativity 2 sets, 4 blocks each



## **Block replacement**

- Any empty block in the correct set may be used for storing data.
- ☐ If there are no empty blocks, the cache controller will attempt to replace the least recently used block, just like before.
- □ For highly associative caches, it's expensive to keep track of what's really the least recently used block, so some approximations are used. We won't get into the details.

1-way associativity 8 sets, 1 block each

2-way associativity 4 sets, 2 blocks each



4-way associativity 2 sets, 4 blocks each

